Partial Reconfigurable FIR Filtering System Using Distributed Arithmetic
Dynamic partial reconfiguration (DPR) allows us to adapt hardware resources to meet time-varying requirements in power, resources, or performance. In this paper, we present two new DPR systems that allow for efficient implementations of 1D FIR filters on modern FPGA devices. To minimize the required...
Saved in:
Main Authors: | Daniel Llamocca, Marios Pattichis, G. Alonzo Vera |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2010-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2010/357978 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A Dynamic Dual Fixed-Point Arithmetic Architecture for FPGAs
by: G. Alonzo Vera, et al.
Published: (2011-01-01) -
Layout Aware Optimization of High Speed Fixed Coefficient FIR Filters for FPGAs
by: Shahnam Mirzaei, et al.
Published: (2010-01-01) -
FPGA‐based implementation of floating point processing element for the design of efficient FIR filters
by: Tintu Mary John, et al.
Published: (2021-07-01) -
FIR to FIR Model Reduction with Linear Group Delay in Passband by SDP Optimization
by: Haijiang Hu, et al.
Published: (2020-01-01) -
Facilitating Preemptive Hardware System Design Using Partial Reconfiguration Techniques
by: Julio Dondo Gazzano, et al.
Published: (2014-01-01)