Design Issues for Low Voltage Low Power CMOS Folded Cascode LNAs

Design and simulation results of fully integrated 5-GHz CMOS LNAs are presented in this paper. Three different input impedance matching techniques are considered. Using a simple L-C network, the parasitic input resistance of a MOSFET is converted to a 50 Ω resistance. As it is analytically proven,...

Full description

Saved in:
Bibliographic Details
Main Authors: Ehsan Kargaran, Mohammad Javad Zavarei, Nahid Fatahi, Seyedeh Sara Hassani, Khalil Mafinezhad, Hooman Nabovati
Format: Article
Language:English
Published: OICC Press 2024-02-01
Series:Majlesi Journal of Electrical Engineering
Subjects:
Online Access:https://oiccpress.com/mjee/article/view/5212
Tags: Add Tag
No Tags, Be the first to tag this record!