Low-Power, High-Speed Adder Circuit Utilizing Current-Starved Inverters in 22 nm FDSOI

A low-power, high-speed adder circuit topology based on current-starved inverters is presented to provide a basic arithmetic function for low-power, high-frequency signal processing systems. The adder is designed in 22 nm FDSOI (Fully-Depleted Silicon-on-Insulator) technology and is suitable for ope...

Full description

Saved in:
Bibliographic Details
Main Author: Jeff Dix
Format: Article
Language:English
Published: MDPI AG 2025-01-01
Series:Chips
Subjects:
Online Access:https://www.mdpi.com/2674-0729/4/1/4
Tags: Add Tag
No Tags, Be the first to tag this record!

Similar Items