Low-Power, High-Speed Adder Circuit Utilizing Current-Starved Inverters in 22 nm FDSOI
A low-power, high-speed adder circuit topology based on current-starved inverters is presented to provide a basic arithmetic function for low-power, high-frequency signal processing systems. The adder is designed in 22 nm FDSOI (Fully-Depleted Silicon-on-Insulator) technology and is suitable for ope...
Saved in:
| Main Author: | Jeff Dix |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
MDPI AG
2025-01-01
|
| Series: | Chips |
| Subjects: | |
| Online Access: | https://www.mdpi.com/2674-0729/4/1/4 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Low Latency and Power Efficient Reversible Full Adder based on Toffoli Gates
by: Seyedeh Fatemeh Deymad, et al.
Published: (2025-04-01) -
High-Speed Current-Mode Full-Adder with Carbon Nanotube Technology
by: Mehdi Habibollahi, et al.
Published: (2024-04-01) -
LHCA: a new low-power, high-speed carry skip adder using hybrid memristor-MOS logic
by: Ramesh Kumar, et al.
Published: (2025-05-01) -
Analysis of Elasto-hydrodynamic Lubrication Characteristics of Journal Bearings Under Starved Lubrication
by: Zhao Dongxu, et al.
Published: (2024-01-01) -
CNTFET Based Pseudo Ternary Adder Design and Simulation
by: Mousa Yousefi, et al.
Published: (2022-12-01)