ESTIMATION OF TOPOGRAPHIC DEFECTS DIMENSIONS OF SEMICONDUCTOR SILICON STRUCTURES
The effect of non-flatness of semiconductor wafers on characteristics of manufactured devices is shown through defocusing of an image of a topological layout of a structure being formed and through reduction of resolution at photolithographic processing. For quality control of non-flatness the Makyo...
Saved in:
Main Authors: | S. F. Sianko, V. A. Zelenin |
---|---|
Format: | Article |
Language: | English |
Published: |
Belarusian National Technical University
2018-03-01
|
Series: | Приборы и методы измерений |
Subjects: | |
Online Access: | https://pimi.bntu.by/jour/article/view/370 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Control of local stress in semiconductor silicon structures
by: S. F. Sianko, et al.
Published: (2018-09-01) -
STUDY OF SILICON-INSULATOR STRUCTURE DEFECTS BASED ON ANALYSIS OF A SPATIAL DISTRIBUTION OF A SEMICONDUCTOR WAFERS’ SURFACE POTENTIAL
by: R. I. Vorobey, et al.
Published: (2015-03-01) -
Defect modeling in semiconductors: the role of first principles simulations and machine learning
by: Md Habibur Rahman, et al.
Published: (2025-01-01) -
WELCOMING THE SEMICONDUCTOR INDUSTRY IN GHANA: CHALLENGES AND RECOMMENDATIONS – A CASE STUDY
by: GIDEON ADOM-BAMFI, et al.
Published: (2021-01-01) -
Virtual screening of n-type organic semiconductors using exhaustive band structure calculations
by: Tomoharu Okada, et al.
Published: (2025-12-01)