Low‐power 10‐bit 100 MS/s pipelined ADC in digital CMOS technology
A 10‐bit pipelined analogue‐to‐digital converter (ADC) at a sampling rate of 100 MS/s utilising only metal–oxide–semiconductor (MOS) transistors is presented and designed in 1.8 V 0.18 μm standard digital complementary MOS (CMOS) n‐well technology. The internal gain of value 2 of the intermediate st...
Saved in:
Main Authors: | Anil Singh, Veena Rawat, Alpana Agarwal |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-11-01
|
Series: | IET Circuits, Devices and Systems |
Subjects: | |
Online Access: | https://doi.org/10.1049/iet-cds.2016.0525 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
SAR-Assisted Energy-Efficient Hybrid ADCs
by: Kent Edrian Lozada, et al.
Published: (2024-01-01) -
An 8‐bit digital‐to‐time converter with pre‐skewing and time interpolation
by: Daniel Junehee Lee, et al.
Published: (2021-10-01) -
An energy‐efficient dynamic comparator in Carbon Nanotube Field Effect Transistor technology for successive approximation register ADC applications
by: Hamid Mahmoodian, et al.
Published: (2022-07-01) -
Al‐Rich AlGaN Transistors with Regrown p‐AlGaN Gate Layers and Ohmic Contacts
by: Brianna Klein, et al.
Published: (2025-01-01) -
New Method for Determination of Drain Saturation Voltage in Short Channel MOS Devices
Between Liquid Helium to Room Temperature
by: Y. Amhouche, et al.
Published: (2001-01-01)