Power‐jitter trade‐off analysis in digital‐to‐time converters
Digital‐to‐time converters are one of the main building blocks in time‐domain signal processing. The jitter‐power product is analysed and shown to scale up linearly as the full‐scale delay range in current‐mode logic implementations, and quadratically in CMOS logic. It is also shown that CMOS conver...
Saved in:
| Main Authors: | A. Santiccioli, C. Samori, A.L. Lacaita, S. Levantino |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2017-03-01
|
| Series: | Electronics Letters |
| Subjects: | |
| Online Access: | https://doi.org/10.1049/el.2016.4577 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Congestion control algorithm based on jitter detection in metro Ethernet networks
by: HAO Jun-rui1, et al.
Published: (2009-01-01) -
Congestion control algorithm based on jitter detection in metro Ethernet networks
by: HAO Jun-rui1, et al.
Published: (2009-01-01) -
On the analytical model for jitter
by: Saralees Nadarajah, et al.
Published: (2025-07-01) -
Comparison of Jitter, Shimmer and S/Z Ratio in Multiple Sclerosis Patients
by: Hassan Khoram Shahi, et al.
Published: (2013-01-01) -
Delay Jitter Analysis for VLC Under Indoor Industrial Internet of Things Scenarios
by: Shiyao Chang, et al.
Published: (2024-01-01)