Power‐jitter trade‐off analysis in digital‐to‐time converters
Digital‐to‐time converters are one of the main building blocks in time‐domain signal processing. The jitter‐power product is analysed and shown to scale up linearly as the full‐scale delay range in current‐mode logic implementations, and quadratically in CMOS logic. It is also shown that CMOS conver...
Saved in:
Main Authors: | A. Santiccioli, C. Samori, A.L. Lacaita, S. Levantino |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-03-01
|
Series: | Electronics Letters |
Subjects: | |
Online Access: | https://doi.org/10.1049/el.2016.4577 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
TAS Scheduling With Grouping Flows
by: Hironao Abe, et al.
Published: (2025-01-01) -
An Analysis of Temperature-Dependent Timing Jitter Factors in the Structural Design of Complementary Metal-Oxide-Semiconductor Single-Photon Avalanche Detectors
by: Jau-Yang Wu, et al.
Published: (2025-01-01) -
Development and Evaluation of a Low-Jitter Hand Tracking System for Improving Typing Efficiency in a Virtual Reality Workspace
by: Tianshu Xu, et al.
Published: (2025-01-01) -
32ps timing jitter with a fully integrated front end circuit and single photon avalanche diodes
by: G. Acconcia, et al.
Published: (2017-03-01) -
A 10 GHz Dual-Loop PLL With Active Cycle-Jitter Correction Achieving 12dB Spur and 29% Jitter Reduction
by: Yu-Ping Huang, et al.
Published: (2024-01-01)