Antiphase boundary-free III–V materials epitaxially grown on on-axis silicon (001) substrates by ultra-thin silicon buffer

The direct epitaxy of III–V materials on CMOS-compatible on-axis Si (001) is vital for scalable, cost-effective optoelectronic devices. However, material dissimilarities introduce crystal defects, such as antiphase boundaries (APBs) and threading dislocations (TDs), impairing performance. This study...

Full description

Saved in:
Bibliographic Details
Main Authors: Xuanchang Zhang, Huiwen Deng, Haotian Zeng, Hui Jia, Mengxun Bai, Danqi Lei, Hexing Wang, Liwei Cao, Junjie Yang, Taylor Stock, Wei Li, Siming Chen, Alwyn Seeds, Huiyun Liu, Mingchu Tang
Format: Article
Language:English
Published: AIP Publishing LLC 2025-04-01
Series:APL Materials
Online Access:http://dx.doi.org/10.1063/5.0259915
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:The direct epitaxy of III–V materials on CMOS-compatible on-axis Si (001) is vital for scalable, cost-effective optoelectronic devices. However, material dissimilarities introduce crystal defects, such as antiphase boundaries (APBs) and threading dislocations (TDs), impairing performance. This study refines Si surface step stability modeling by incorporating temperature-dependent effects, elucidating single atomic step stability under high-temperature III–V growth conditions. We achieve APB-free III–V growth on Si (001) through (1) a 10 monolayer thin Si buffer layer enabling single atomic steps and (2) direct GaAs epitaxy on Ar plasma-treated Si. We identify wave-shaped Sb edge steps as key to APB self-annihilation and demonstrate that an ultra-thin Si buffer effectively suppresses APBs while minimizing thermal strain. In addition, we evaluate Ar plasma treatment, showing that it enables APB-free GaAs growth, with a Si buffer further enhancing step periodicity and reducing TD density. These insights optimize III–V/Si integration, advancing CMOS-compatible optoelectronic technologies.
ISSN:2166-532X