Low-Jitter 0.1-to-5.8 GHz Clock Synthesizer for Area-Efficient Per-Port Integration
Phase-locked loops (PLLs) employing LC-based voltage-controlled oscillators (LC VCOs) are attractive in low-jitter multigigahertz applications. However, inductors occupy large silicon area, and moreover dense integration of multiple LC VCOs presents the challenge of electromagnetic coupling amongst...
Saved in:
| Main Authors: | Reza Molavi, Hormoz Djahanshahi, Rod Zavari, Shahriar Mirabbasi |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2013-01-01
|
| Series: | Journal of Electrical and Computer Engineering |
| Online Access: | http://dx.doi.org/10.1155/2013/364982 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Low-Jitter Clock Receivers for Fast Timing Applications
by: Carl Grace, et al.
Published: (2025-04-01) -
Synthesis of a Radiator in the Frequency Range of 0.9…5.8 GHz
by: Ilya A. Litovsky, et al.
Published: (2019-10-01) -
A 10 GHz Dual-Loop PLL With Active Cycle-Jitter Correction Achieving 12dB Spur and 29% Jitter Reduction
by: Yu-Ping Huang, et al.
Published: (2024-01-01) -
Electronically Controlled Impedance Tuner for 5.8 GHz Band
by: Piotr Wilkon, et al.
Published: (2025-01-01) -
Indoor Propagation of Electromagnetic Waves with Orbital Angular Momentum at 5.8 GHz
by: Boseok Jeong, et al.
Published: (2018-01-01)