Low-Jitter 0.1-to-5.8 GHz Clock Synthesizer for Area-Efficient Per-Port Integration

Phase-locked loops (PLLs) employing LC-based voltage-controlled oscillators (LC VCOs) are attractive in low-jitter multigigahertz applications. However, inductors occupy large silicon area, and moreover dense integration of multiple LC VCOs presents the challenge of electromagnetic coupling amongst...

Full description

Saved in:
Bibliographic Details
Main Authors: Reza Molavi, Hormoz Djahanshahi, Rod Zavari, Shahriar Mirabbasi
Format: Article
Language:English
Published: Wiley 2013-01-01
Series:Journal of Electrical and Computer Engineering
Online Access:http://dx.doi.org/10.1155/2013/364982
Tags: Add Tag
No Tags, Be the first to tag this record!