A 16.8 fJ/c-s 8 b 500 MS/s Asynchronous Three-Comparator SAR ADC With Background Comparator-Swapping Offset Calibration in 28 nm CMOS LPP
This paper presents a novel comparator-swapping background offset calibration method for SAR ADCs, addressing the limitations of previous calibration techniques. The proposed method uses three comparators to eliminate reset time and calibrates offset mismatch based on the LSB conversion, leading to...
Saved in:
| Main Authors: | Seunghyun Kim, Yang Azevedo Tavares, Sewon Lee, Minjae Lee |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
IEEE
2025-01-01
|
| Series: | IEEE Access |
| Subjects: | |
| Online Access: | https://ieeexplore.ieee.org/document/10964235/ |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Spatially and temporally correlated channel estimation and detection for comparator network-aided MIMO receivers with 1-bit ADCs
by: Luiz Sampaio, et al.
Published: (2025-08-01) -
Timing-Skew Calibration Techniques in Time-Interleaved ADCs
by: Mingyang Gu, et al.
Published: (2025-01-01) -
A 500MS/s 14-bit Pipelined ADC With Startup Protection Circuit in 40 nm CMOS
by: Ben He, et al.
Published: (2025-01-01) -
An Interleaved Broadband Photonic ADC Immune to Channel Mismatches Capable for High-Speed Radar Imaging
by: Yirong Xu, et al.
Published: (2019-01-01) -
A 13.44-Bit Low-Power SAR ADC for Brain–Computer Interface Applications
by: Hongyuan Yang, et al.
Published: (2025-05-01)