Hardware-accelerated real-time IP flow measurement method for multi-core architecture
A hardware-accelerated real-time IP flow measurement method for multi-core architecture was proposed. IP datagrams were captured at wire speed of OC-192 links by FPGA. Data records were load balanced to the corresponding core-affinitive buffer queues to each processor core at flow level. Multi-stage...
Saved in:
| Main Authors: | ZHU Chao1, XIE Ying-ke1, WANG Jian-dong1, ZHAO Zi-li1, HAN Cheng-de1 |
|---|---|
| Format: | Article |
| Language: | zho |
| Published: |
Editorial Department of Journal on Communications
2008-01-01
|
| Series: | Tongxin xuebao |
| Subjects: | |
| Online Access: | http://www.joconline.com.cn/thesisDetails?columnId=74652934&Fpath=home&index=0 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Dedicated hardware architecture for localizing iris in VW images
by: Vineet Kumar, et al.
Published: (2022-07-01) -
AHA: Design and Evaluation of Compute-Intensive Hardware Accelerators for AMD-Xilinx Zynq SoCs Using HLS IP Flow
by: David Berrazueta-Mena, et al.
Published: (2025-05-01) -
A Flexible and Parallel Hardware Accelerator for Forward and Inverse Number Theoretic Transform
by: Muhammad Rashid, et al.
Published: (2024-01-01) -
Image Processing Hardware Acceleration—A Review of Operations Involved and Current Hardware Approaches
by: Costin-Emanuel Vasile, et al.
Published: (2024-11-01) -
Hardware/software co-verification of USB3.0 IP core under PowerPC architecture
by: Deng Jiawei, et al.
Published: (2022-05-01)