Logic-Compatible Asymmetrical FET for Gain Cell eDRAM With Long Retention and Fast Access Speed
A novel Asymmetrical FET (AsyFET) is proposed to enhance the retention of gain cell memory and is experimentally demonstrated based on standard 300mm logic foundry platform. In AsyFET, the asymmetrical S/D doping and S/D gate spacer are designed to suppress leakage current. The modulated Schottky di...
Saved in:
| Main Authors: | Kaifeng Wang, Pengfei Hao, Fangxing Zhang, Lining Zhang, Qianqian Huang, Ru Huang |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
IEEE
2025-01-01
|
| Series: | IEEE Journal of the Electron Devices Society |
| Subjects: | |
| Online Access: | https://ieeexplore.ieee.org/document/10879406/ |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
URcon: Unified and Reconfigurable Control and Verification Platform for Multi-Mode Customized eDRAM and SRAM Macros
by: Ho-Sung Lee, et al.
Published: (2025-01-01) -
SpDRAM: Efficient In-DRAM Acceleration of Sparse Matrix-Vector Multiplication
by: Jieui Kang, et al.
Published: (2024-01-01) -
A Highly Parallel DRAM Architecture to Mitigate Large Access Latency and Improve Energy Efficiency of Modern DRAM Systems
by: Tareq A. Alawneh, et al.
Published: (2024-01-01) -
In-Depth Review and Comparative Analysis of DRAM-Based PUFs
by: Yuin Yee Chew, et al.
Published: (2025-01-01) -
Dual-Mode 2T1C DRAM Process-In-Memory Architecture for Boolean and MAC Operations
by: Yerim An, et al.
Published: (2025-01-01)