A Glitch-Free Novel DET-FF in 22 nm CMOS for Low-Power Application
Dual edge triggered (DET) techniques are most liked choice for the researchers in the field of digital VLSI design because of its high-performance and low-power consumption standard. Dual edge triggered techniques give the similar throughput at half of the clock frequency as compared to the single e...
Saved in:
Main Authors: | , , |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2018-01-01
|
Series: | Journal of Nanotechnology |
Online Access: | http://dx.doi.org/10.1155/2018/2934268 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|