A Glitch-Free Novel DET-FF in 22 nm CMOS for Low-Power Application
Dual edge triggered (DET) techniques are most liked choice for the researchers in the field of digital VLSI design because of its high-performance and low-power consumption standard. Dual edge triggered techniques give the similar throughput at half of the clock frequency as compared to the single e...
Saved in:
Main Authors: | Sumitra Singar, N. K. Joshi, P. K. Ghosh |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2018-01-01
|
Series: | Journal of Nanotechnology |
Online Access: | http://dx.doi.org/10.1155/2018/2934268 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Cryogenic Characterization of Low-Frequency Noise in 40-nm CMOS
by: Gerd Kiene, et al.
Published: (2024-01-01) -
A 1–5 GHz 22 mW receiver frontend with active‐feedback baseband and voltage‐commutating mixers in 65 nm CMOS
by: Benqing Guo, et al.
Published: (2022-10-01) -
Low-Power CMOS Integrated Hall Switch Sensor
by: Rongshan Wei, et al.
Published: (2017-01-01) -
Machine Learning-Based Modeling of Hot Carrier Injection in 40 nm CMOS Transistors
by: Xhesila Xhafa, et al.
Published: (2024-01-01) -
Low power‐delay‐product dynamic CMOS circuit design techniques
by: H. Xue, et al.
Published: (2017-03-01)