A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor
Floating-gate transistor lies at the heart of many aspects of semiconductor applications such as neural networks, analog mixed-signal, neuromorphic computing, and especially in nonvolatile memories. The purpose of this paper was to design a high-performance nanocrystal floating-gate transistor in te...
Saved in:
Main Authors: | , |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2024-01-01
|
Series: | Modelling and Simulation in Engineering |
Online Access: | http://dx.doi.org/10.1155/2024/5162989 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
_version_ | 1832559543868981248 |
---|---|
author | Thinh Dang Cong Trang Hoang |
author_facet | Thinh Dang Cong Trang Hoang |
author_sort | Thinh Dang Cong |
collection | DOAJ |
description | Floating-gate transistor lies at the heart of many aspects of semiconductor applications such as neural networks, analog mixed-signal, neuromorphic computing, and especially in nonvolatile memories. The purpose of this paper was to design a high-performance nanocrystal floating-gate transistor in terms of a large memory window, low power, and extraordinary erasing speeds. Besides, the transistor achieves a thin thickness of the tunnel gate oxide layer. In order to obtain the high-performance design, this work proposed a set of structure parameters for the device such as the tunnel oxide layer thickness, Interpoly Dielectric (IPD), dot dimension, and dot spacing. Besides, this work was successful in the virtual fabrication process and methodology to fabricate and characterize the 65 nm nanocrystal floating-gate transistor. Regarding the results, while the fabrication process solves the limitation of the tunnel oxide layer thickness with the small value of 6 nm, the performance of the transistor has been significantly improved, such as 2.8 V of the memory window with the supply voltage of ±6 V at the control gate. In addition, the operation speeds are compatible, especially the rapid erasing speeds of 2.03 μs, 28.6 ns, and 1.6 ns when the low control gate voltages are ±9 V, ±12 V, and ±15 V, respectively. |
format | Article |
id | doaj-art-2c02fcfefce049d5ae8f1fefa3ee6f4a |
institution | Kabale University |
issn | 1687-5605 |
language | English |
publishDate | 2024-01-01 |
publisher | Wiley |
record_format | Article |
series | Modelling and Simulation in Engineering |
spelling | doaj-art-2c02fcfefce049d5ae8f1fefa3ee6f4a2025-02-03T01:29:46ZengWileyModelling and Simulation in Engineering1687-56052024-01-01202410.1155/2024/5162989A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate TransistorThinh Dang Cong0Trang Hoang1Department of Electronics EngineeringDepartment of Electronics EngineeringFloating-gate transistor lies at the heart of many aspects of semiconductor applications such as neural networks, analog mixed-signal, neuromorphic computing, and especially in nonvolatile memories. The purpose of this paper was to design a high-performance nanocrystal floating-gate transistor in terms of a large memory window, low power, and extraordinary erasing speeds. Besides, the transistor achieves a thin thickness of the tunnel gate oxide layer. In order to obtain the high-performance design, this work proposed a set of structure parameters for the device such as the tunnel oxide layer thickness, Interpoly Dielectric (IPD), dot dimension, and dot spacing. Besides, this work was successful in the virtual fabrication process and methodology to fabricate and characterize the 65 nm nanocrystal floating-gate transistor. Regarding the results, while the fabrication process solves the limitation of the tunnel oxide layer thickness with the small value of 6 nm, the performance of the transistor has been significantly improved, such as 2.8 V of the memory window with the supply voltage of ±6 V at the control gate. In addition, the operation speeds are compatible, especially the rapid erasing speeds of 2.03 μs, 28.6 ns, and 1.6 ns when the low control gate voltages are ±9 V, ±12 V, and ±15 V, respectively.http://dx.doi.org/10.1155/2024/5162989 |
spellingShingle | Thinh Dang Cong Trang Hoang A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor Modelling and Simulation in Engineering |
title | A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor |
title_full | A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor |
title_fullStr | A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor |
title_full_unstemmed | A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor |
title_short | A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor |
title_sort | virtual fabrication and high performance design of 65 nm nanocrystal floating gate transistor |
url | http://dx.doi.org/10.1155/2024/5162989 |
work_keys_str_mv | AT thinhdangcong avirtualfabricationandhighperformancedesignof65nmnanocrystalfloatinggatetransistor AT tranghoang avirtualfabricationandhighperformancedesignof65nmnanocrystalfloatinggatetransistor AT thinhdangcong virtualfabricationandhighperformancedesignof65nmnanocrystalfloatinggatetransistor AT tranghoang virtualfabricationandhighperformancedesignof65nmnanocrystalfloatinggatetransistor |