IGZO 2T0C DRAM With V<sub>TH</sub> Compensation Technique for Multi-Bit Applications

In this work, we proposed and experimentally demonstrated the novel dual-gate (DG) indium-gallium-zinc oxide (IGZO) two-transistor-zero-capacitance (2T0C) dynamic random-access memory (DRAM) for array-level multi-bit storage. Unlike traditional 2T0C DRAM, data writing strategy of the novel DG bit-ce...

Full description

Saved in:
Bibliographic Details
Main Authors: Kaifei Chen, Wendong Lu, Jiebin Niu, Menggan Liu, Fuxi Liao, Xuanming Zhang, Zihan Li, Naide Mao, Kaiping Zhang, Congyan Lu, Bok-Moon Kang, Jiawei Wang, Di Geng, Nianduan Lu, Guilei Wang, Zhengyong Zhu, Guanhua Yang, Chao Zhao, Arokia Nathan, Ling Li, Ming Liu
Format: Article
Language:English
Published: IEEE 2025-01-01
Series:IEEE Journal of the Electron Devices Society
Subjects:
Online Access:https://ieeexplore.ieee.org/document/10979978/
Tags: Add Tag
No Tags, Be the first to tag this record!