-
1
C3-VQA: Cryogenic Counter-Based Coprocessor for Variational Quantum Algorithms
Published 2025-01-01“…Based on the workload analysis and domain-specific system design focused on variational quantum algorithms (VQAs), we propose the cryogenic counter-based coprocessor for VQAs (C3-VQA) to enhance the design scalability of cryogenic quantum computers under the thermal constraint. …”
Get full text
Article -
2
Adaptable Security in Wireless Sensor Networks by Using Reconfigurable ECC Hardware Coprocessors
Published 2010-10-01Get full text
Article -
3
Homeland security video surveillance system utilising the internet of video things for smart cities
Published 2021-07-01Subjects: “…coprocessors…”
Get full text
Article -
4
Assessing the Static and Dynamic Sensitivity of a Commercial Off-the-Shelf Multicore Processor for Noncritical Avionic Applications
Published 2018-01-01“…Additionally, the E16G301 is the coprocessor for parallel processing of the Parallella platform, which was considered by NASA researchers for onboard health management of the DragonEye UAS. …”
Get full text
Article -
5
Transparent Runtime Migration of Loop-Based Traces of Processor Instructions to Reconfigurable Processing Units
Published 2013-01-01“…The ability to map instructions running in a microprocessor to a reconfigurable processing unit (RPU), acting as a coprocessor, enables the runtime acceleration of applications and ensures code and possibly performance portability. …”
Get full text
Article -
6
Probing Quantum Telecloning on Superconducting Quantum Processors
Published 2024-01-01“…Quantum telecloning can be implemented as a circuit on quantum computers using a classical coprocessor to compute classical feedforward instructions using if statements based on the results of a midcircuit Bell measurement in real time. …”
Get full text
Article -
7
A Domain-Specific Architecture for Elementary Function Evaluation
Published 2015-01-01“…We propose a Domain-Specific Architecture for elementary function computation to improve throughput while reducing power consumption as a model for more general applications: support fine-grained parallelism by eliminating branches, and eliminate the duplication required by coprocessors by decomposing computation into instructions which fit existing pipelined execution models and standard register files. …”
Get full text
Article -
8
Mapping Iterative Medical Imaging Algorithm on Cell Accelerator
Published 2011-01-01“…The Cell BE consists of one powerPC processor element (PPE) and eight SIMD coprocessors known as synergetic processor elements (SPEs). …”
Get full text
Article