Implementation of Simplified Data Encryption Standard on FPGA using VHDL

In recent years, dramatic changed has been made in communication sector. Due to enormous development in communication devices, globally internet-connected network largely used in all human activities. The security of information has been becoming a major concern for all users and clients, whom depen...

Full description

Saved in:
Bibliographic Details
Main Author: salim Qadir Mohammed
Format: Article
Language:English
Published: Sulaimani Polytechnic University 2022-03-01
Series:Kurdistan Journal of Applied Research
Subjects:
Online Access:https://www.kjar.spu.edu.iq/index.php/kjar/article/view/711
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:In recent years, dramatic changed has been made in communication sector. Due to enormous development in communication devices, globally internet-connected network largely used in all human activities. The security of information has been becoming a major concern for all users and clients, whom depend on network system. The cryptography has played significant role to combat these challenges and improve confidentiality, integrity, and authentication of data communication in the network. The Data Encryption Standard (DES) is one of most familiar type of cryptography and widely used in the modern network system, which has been adopted in encryption and decryption a digital information for several decades. The DES is replaced by a number of new cryptographical methods, which based on DES, like AES and 3DES. In the same time some hardware tools have gained a lot of attention and become interested for researchers and academics to design and implement their model proposals with these hardware-based tools. Therefore, this paper, shows the design of a Simplified Data Encryption Standard (S-DES) by using VHDL language. The design is synthesized, compiled and implemented on the FPGA Altera board, which, consists Quartus II software environment, and Altera Cyclone IV 4CX150FPGA device. The S-DES has been successfully implemented with few numbers of logic elements.
ISSN:2411-7684
2411-7706