Translating Timing into an Architecture: The Synergy of COTSon and HLS (Domain Expertise—Designing a Computer Architecture via HLS)
Translating a system requirement into a low-level representation (e.g., register transfer level or RTL) is the typical goal of the design of FPGA-based systems. However, the Design Space Exploration (DSE) needed to identify the final architecture may be time consuming, even when using high-level syn...
Saved in:
| Main Authors: | Roberto Giorgi, Farnam Khalili, Marco Procaccini |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2019-01-01
|
| Series: | International Journal of Reconfigurable Computing |
| Online Access: | http://dx.doi.org/10.1155/2019/2624938 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Validity and reliability of the Turkish version of the HLS-EU-Q6 questionnaire
by: Müjdat YEŞİLDAL
Published: (2025-08-01) -
Study of the psychometric properties of the HLS-EU-12 questionnaire in rural Bangladesh.
by: Fakir M Amirul Islam
Published: (2025-01-01) -
Mitigating coarse spatial reconstruction to generate missing bands for the HLS dataset
by: V. Tsironis, et al.
Published: (2024-11-01) -
Comparison and Analysis of MPEG-DASH and HLS Adaptive Streaming Delivery Tecbnology
by: Guqiao Zhu, et al.
Published: (2015-04-01) -
Symmetry and Nonexistence of Positive Solutions for Weighted HLS System of Integral Equations on a Half Space
by: Linfen Cao, et al.
Published: (2014-01-01)