Reconfiguration Techniques for Self-X Power and Performance Management on Xilinx Virtex-II/Virtex-II-Pro FPGAs
Xilinx Virtex-II family FPGAs support an advanced low-skew clock distribution network with numerous global clock nets to support high-speed mixed frequency designs. Digital Clock Managers in combination with Global Clock Buffers are already in place to generate the desired frequency and to drive the...
Saved in:
| Main Authors: | Christian Schuck, Bastian Haetzer, Jürgen Becker |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2011-01-01
|
| Series: | International Journal of Reconfigurable Computing |
| Online Access: | http://dx.doi.org/10.1155/2011/671546 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
An Interface for a Decentralized 2D Reconfiguration on Xilinx Virtex-FPGAs for Organic Computing
by: Christian Schuck, et al.
Published: (2009-01-01) -
Exploration of Uninitialized Configuration Memory Space for Intrinsic Identification of Xilinx Virtex-5 FPGA Devices
by: Oliver Sander, et al.
Published: (2012-01-01) -
Runtime Scheduling, Allocation, and Execution of Real-Time Hardware Tasks onto Xilinx FPGAs Subject to Fault Occurrence
by: Xabier Iturbe, et al.
Published: (2013-01-01) -
Selected Papers from the 2011 International Conference on Reconfigurable Computing and FPGAs (ReConFig 2011)
by: René Cumplido, et al.
Published: (2013-01-01) -
Selected Papers from the International Conference on Reconfigurable Computing and FPGAs (ReConFig'10)
by: Claudia Feregrino, et al.
Published: (2012-01-01)