Modules for Pipelined Mixed Radix FFT Processors
A set of soft IP cores for the Winograd r-point fast Fourier transform (FFT) is considered. The cores are designed by the method of spatial SDF mapping into the hardware, which provides the minimized hardware volume at the cost of slowdown of the algorithm by r times. Their clock frequency is equal...
Saved in:
Main Authors: | Anatolij Sergiyenko, Anastasia Serhienko |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2016-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2016/3561317 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Pipeline FFT Architectures Optimized for FPGAs
by: Bin Zhou, et al.
Published: (2009-01-01) -
Design of low power and high speed FFT/IFFT processor for UWB system
by: LIU Liang, et al.
Published: (2008-01-01) -
Corrigendum: Throughput/area optimised pipelined architecture for elliptic curve crypto processor
by: Muhammad Rashid
Published: (2021-01-01) -
Dynamics of the radix expansion map
by: Ben Goertzel, et al.
Published: (1994-01-01) -
分离矢量基2D FFT新算法
by: 茅一民
Published: (1991-01-01)