A Background Jitter Calibration for ADCs Using TDC Phase Information From ADPLL
The phase noise, commonly known as jitter, in Phase-Locked Loops (PLLs) is conventionally perceived as a stochastic process, necessitating a degree of tolerance in downstream circuits such as Analog-to-Digital Converters (ADCs). This paper addresses this issue within the context of a Time-to-Digital...
Saved in:
| Main Authors: | Haoyang Shen, Hao Zheng, Daniel O'Hare, Deepu John, Barry Cardiff |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
IEEE
2024-01-01
|
| Series: | IEEE Access |
| Subjects: | |
| Online Access: | https://ieeexplore.ieee.org/document/10759641/ |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Timing-Skew Calibration Techniques in Time-Interleaved ADCs
by: Mingyang Gu, et al.
Published: (2025-01-01) -
Design and Implementation of Multiple Ring Oscillator-Based TRNG Architecture by Using ADPLL
by: Huirem Bharat Meitei, et al.
Published: (2025-01-01) -
A 16.8 fJ/c-s 8 b 500 MS/s Asynchronous Three-Comparator SAR ADC With Background Comparator-Swapping Offset Calibration in 28 nm CMOS LPP
by: Seunghyun Kim, et al.
Published: (2025-01-01) -
On the analytical model for jitter
by: Saralees Nadarajah, et al.
Published: (2025-07-01) -
A 10 GHz Dual-Loop PLL With Active Cycle-Jitter Correction Achieving 12dB Spur and 29% Jitter Reduction
by: Yu-Ping Huang, et al.
Published: (2024-01-01)