FPGA-Based Channel Coding Architectures for 5G Wireless Using High-Level Synthesis
We propose strategies to achieve a high-throughput FPGA architecture for quasi-cyclic low-density parity-check codes based on circulant-1 identity matrix construction. By splitting the node processing operation in the min-sum approximation algorithm, we achieve pipelining in the layered decoding sch...
Saved in:
| Main Authors: | Swapnil Mhaske, Hojin Kee, Tai Ly, Ahsan Aziz, Predrag Spasojevic |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2017-01-01
|
| Series: | International Journal of Reconfigurable Computing |
| Online Access: | http://dx.doi.org/10.1155/2017/3689308 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Synthesis of FPGA architectures of block lifting-based filter banks in quaternion algebra (part 2)
by: E. V. Rybenkov, et al.
Published: (2018-09-01) -
SYNTHESIS OF FPGA ARCHITECTURES OF BLOCK LIFTING-BASED FILTER BANKS IN QUATERNION ALGEBRA (PART 1)
by: E. V. Rybenkov, et al.
Published: (2018-06-01) -
Crypto-coding technique based on polar code and secret key generated from wireless channel characteristics for wireless communication systems.
by: Dinh Van Linh, et al.
Published: (2025-01-01) -
Architecture and Application-Aware Management of Complexity of Mapping Multiplication to FPGA DSP Blocks in High Level Synthesis
by: Sharad Sinha, et al.
Published: (2014-01-01) -
Polar codes and polar processing for 6G wireless systems
by: Kai NIU, et al.
Published: (2020-05-01)