Comment on “High Efficiency Generalized Parallel Counters for Look-Up Table Based FPGAs”
This brief points out some problems when mapping the optimized GPCs using the heuristic of the paper above. A thorough analysis revealed that a significant number of additional LUTs are required to route the signals when mapping the optimized designs on current FPGAs. Taking these resources into acc...
Saved in:
| Main Authors: | Martin Kumm, Peter Zipf |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2016-01-01
|
| Series: | International Journal of Reconfigurable Computing |
| Online Access: | http://dx.doi.org/10.1155/2016/3015403 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
High Efficiency Generalized Parallel Counters for Look-Up Table Based FPGAs
by: Burhan Khurshid, et al.
Published: (2015-01-01) -
Cellular Automata-Based Parallel Random Number Generators Using FPGAs
by: David H. K. Hoe, et al.
Published: (2012-01-01) -
FPGAs for Domain Experts
by: Wim Vanderbauwhede, et al.
Published: (2020-01-01) -
Efficient Realization of BCD Multipliers Using FPGAs
by: Shuli Gao, et al.
Published: (2017-01-01) -
Extremely High Frequency Resolution and Low Harmonic Distortion Digital
Look-Up-Table Sinusoidal Oscillators
by: M. M. Al-Ibrahim (Jarrah)
Published: (2000-01-01)