A High-Efficiency Charge-Domain Compute-in-Memory 1F1C Macro Using 2-bit FeFET Cells for DNN Processing
This article introduces a 1FeFET-1Capacitance (1F1C) macro based on a 2-bit ferroelectric field-effect transistor (FeFET) cell operating in the charge domain, marking a significant advancement in nonvolatile memory (NVM) and compute-in-memory (CIM). Traditionally, NVMs, such as FeFETs or resistive R...
Saved in:
Main Authors: | Nellie Laleni, Franz Muller, Gonzalo Cunarro, Thomas Kampfe, Taekwang Jang |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2024-01-01
|
Series: | IEEE Journal on Exploratory Solid-State Computational Devices and Circuits |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10750057/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
The Effect of Ferroelectric/Dielectric Capacitance Ratio on Short-Term Retention Characteristics of MFMIS FeFET
by: Junghyeon Hwang, et al.
Published: (2024-01-01) -
Memory State Dynamics in BEOL FeFETs: Impact of Area Ratio on Analog Write Mechanisms and Charging
by: Hannes Dahlberg, et al.
Published: (2025-01-01) -
Analysis and Design of FeFET Synapse With Stacked-Nanosheet Architecture Considering Cycle-to-Cycle Variations for Neuromorphic Applications
by: Heng Li Lin, et al.
Published: (2024-01-01) -
Memristive Ferroelectric FET for 1T-1R Nonvolatile Memory With Non-Destructive Readout
by: Roopesh Singh, et al.
Published: (2025-01-01) -
Impact of Work-Function Variation in Ferroelectric Field-Effect Transistor
by: Su Yeon Jung, et al.
Published: (2024-01-01)