Meta‐stability immunity technique for high speed SAR ADCs
An 8‐bit 4 GS/s 8‐channel time‐interleaved successive approximation register (SAR) analogue‐to‐digital converter (ADC) is presented. To enhance the ENOB (effective number of bits), a meta‐stability immunity technique is proposed, which utilises pre‐installation to eliminate uncertain decision. The t...
Saved in:
Main Authors: | L. Qiu, K. Tang, Y.J. Zheng, L. Siek |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-03-01
|
Series: | Electronics Letters |
Subjects: | |
Online Access: | https://doi.org/10.1049/el.2016.4001 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
An energy‐efficient dynamic comparator in Carbon Nanotube Field Effect Transistor technology for successive approximation register ADC applications
by: Hamid Mahmoodian, et al.
Published: (2022-07-01) -
Timing-Skew Calibration Techniques in Time-Interleaved ADCs
by: Mingyang Gu, et al.
Published: (2025-01-01) -
SAR-Assisted Energy-Efficient Hybrid ADCs
by: Kent Edrian Lozada, et al.
Published: (2024-01-01) -
DR Loss-Free Dithering-Based Digital Background Linearity Calibration for SAR-Assisted Multi-Stage ADCs With Digital Input-Interference Cancellation
by: Lizhen Zhang, et al.
Published: (2024-01-01) -
Recent Advances in Ultrahigh-Speed Wireline Receivers With ADC-DSP-Based Equalizers
by: Seoyoung Jang, et al.
Published: (2024-01-01)