Architecture of the discrete sosine transformation processor for image compression systems on the losless-to-lossy circuit
The hardware implementations of fixed-point DCT blocks, known as IntDCT [1] and BinDCT [2], require some solutions. One of the main issues is the choice between the implementation of the conversion on FPGA, or the implementation on a digital signal processor (Digital Signal Processor, DSP). Each of...
Saved in:
| Main Author: | V. V. Kliuchenia |
|---|---|
| Format: | Article |
| Language: | Russian |
| Published: |
Educational institution «Belarusian State University of Informatics and Radioelectronics»
2021-08-01
|
| Series: | Doklady Belorusskogo gosudarstvennogo universiteta informatiki i radioèlektroniki |
| Subjects: | |
| Online Access: | https://doklady.bsuir.by/jour/article/view/3141 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Design of a discrete сosine transformation processor for image compression systems on a losless-to-lossy circuit
by: V. V. Kliuchenia
Published: (2021-06-01) -
A Tile-Based Multi-Core Hardware Architecture for Lossless Image Compression and Decompression
by: Xufeng Li, et al.
Published: (2025-05-01) -
Synthesis of FPGA architectures of block lifting-based filter banks in quaternion algebra (part 2)
by: E. V. Rybenkov, et al.
Published: (2018-09-01) -
SYNTHESIS OF FPGA ARCHITECTURES OF BLOCK LIFTING-BASED FILTER BANKS IN QUATERNION ALGEBRA (PART 1)
by: E. V. Rybenkov, et al.
Published: (2018-06-01) -
System Verification and FPGA Implementation of Hardware Preemptive Scheduler for RISC-V Processor
by: Ionel Zagan, et al.
Published: (2025-01-01)