A study on flare minimisation in EUV lithography by post‐layout re‐allocation of wire segments
Abstract The feature size in Integrated Circuits (ICs) has been scaling down aggressively, thereby posing more challenges in their manufacturability. Conventional immersion lithography using a laser of 193 nm wavelength produces layouts having distortions that degrade performance significantly. To o...
Saved in:
| Main Authors: | Sudipta Paul, Pritha Banerjee, Susmita Sur‐Kolay |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2021-07-01
|
| Series: | IET Circuits, Devices and Systems |
| Subjects: | |
| Online Access: | https://doi.org/10.1049/cds2.12028 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Impact of Sn Particle-Induced Mask Diffraction on EUV Lithography Performance Across Different Pattern Types
by: Seungchan Moon, et al.
Published: (2025-03-01) -
Grayscale Lithography and a Brief Introduction to Other Widely Used Lithographic Methods: A State-of-the-Art Review
by: Svetlana N. Khonina, et al.
Published: (2024-10-01) -
Proton beam writing: World experience and prospectives in Ukraine
by: H. Ye. Polozhii, et al.
Published: (2023-03-01) -
Rapid prototyping of 3D microstructures: A simplified grayscale lithography encoding method using blender
by: Fabrício Frizera Borghi, et al.
Published: (2025-03-01) -
Advanced optical nanolithography by enhanced transmission through bull’s eye nanostructured meta-mask
by: Kim Taeyeon, et al.
Published: (2023-04-01)