A Buffer-Sizing Algorithm for Network-on-Chips with Multiple Voltage-Frequency Islands
Buffers in on-chip networks constitute a significant proportion of the power consumption and area of the interconnect, and hence reducing them is an important problem. Application-specific designs have nonuniform network utilization, thereby requiring a buffer-sizing approach that tackles the nonuni...
Saved in:
Main Authors: | Anish S. Kumar, M. Pawan Kumar, Srinivasan Murali, V. Kamakoti, Luca Benini, Giovanni De Micheli |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2012-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2012/537286 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A novel buffering fault‐tolerance approach for network on chip (NoC)
by: Nima Jafarzadeh, et al.
Published: (2023-07-01) -
Improved voltage transfer method for lithium battery string management chip
by: Kai‐Kai Wu, et al.
Published: (2021-10-01) -
Efficiency and Droop Improvement in GaN-Based High-Voltage Flip Chip LEDs
by: Yen-Chih Chiang, et al.
Published: (2014-01-01) -
Adaptive identification of critical nodes for fault‐on voltage support in islanded microgrids
by: Shiran Cao, et al.
Published: (2024-12-01) -
BUFFERING FUNCTION: A GENERAL APPROACH FOR BUFFER BEHAVIOR
by: André Fernando de Oliveira
Published: (2020-09-01)