Wu’s Characteristic Set Method for SystemVerilog Assertions Verification
We propose a verification solution based on characteristic set of Wu’s method towards SystemVerilog assertion checking over digital circuit systems. We define a suitable subset of SVAs so that an efficient polynomial modeling mechanism for both circuit descriptions and assertions can be applied. We...
Saved in:
Main Authors: | Xinyan Gao, Ning Zhou, Jinzhao Wu, Dakui Li |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2013-01-01
|
Series: | Journal of Applied Mathematics |
Online Access: | http://dx.doi.org/10.1155/2013/740194 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Groebner Bases Based Verification Solution for SystemVerilog Concurrent Assertions
by: Ning Zhou, et al.
Published: (2014-01-01) -
On Satnoianu-Wu’s Inequality
by: Bo-Yan Xi
Published: (2013-01-01) -
V2Va +: An Efficient SystemVerilog & Verilog-to-Verilog-A Translator for Accelerated Mixed-Signal Simulation
by: Chao Wang, et al.
Published: (2024-01-01) -
Algebraic Verification Method for SEREs Properties via Groebner Bases Approaches
by: Ning Zhou, et al.
Published: (2013-01-01) -
Fundamentals of Digital Logic with Verilog Design /
by: Brown, Stephen D.
Published: (2014)