A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate Arrays

A digital pulse width modulator (DPWM) is a key component in digital power electronics. Techniques like space vector modulation, along with rising switching frequencies from wide-bandgap power transistors, create a need for a center-aligned high-resolution PWM (CA-HRPWM). However, existing FPGA-base...

Full description

Saved in:
Bibliographic Details
Main Authors: Yixiao Wu, Zhong Wu
Format: Article
Language:English
Published: MDPI AG 2025-04-01
Series:Actuators
Subjects:
Online Access:https://www.mdpi.com/2076-0825/14/4/181
Tags: Add Tag
No Tags, Be the first to tag this record!
_version_ 1850156190629101568
author Yixiao Wu
Zhong Wu
author_facet Yixiao Wu
Zhong Wu
author_sort Yixiao Wu
collection DOAJ
description A digital pulse width modulator (DPWM) is a key component in digital power electronics. Techniques like space vector modulation, along with rising switching frequencies from wide-bandgap power transistors, create a need for a center-aligned high-resolution PWM (CA-HRPWM). However, existing FPGA-based HRPWM designs primarily focus on achieving fine timing resolution and are not fully optimized for multichannel CA-HRPWM implementations. This paper presents a generalized CA-HRPWM design based on the output serializer (OSERDES) module. The design includes comparison values and dead time calculation, a time base and triangular carrier generation, unary code encoding, and an OSERDES-based data-to-time converter (DTC). The hardware implementation results demonstrate that the design has a minimal overhead compared with a conventional PWM generator. The proposed design achieved an 800 ps resolution for both pulse width and dead time generation with excellent linearity. Additionally, the effectiveness of the design was shown in a PMSM current controller, where it reduced the current ripple by up to 64% compared with a conventional PWM generator.
format Article
id doaj-art-10effb5cb00a40eea5e685b04a0ab6c5
institution OA Journals
issn 2076-0825
language English
publishDate 2025-04-01
publisher MDPI AG
record_format Article
series Actuators
spelling doaj-art-10effb5cb00a40eea5e685b04a0ab6c52025-08-20T02:24:39ZengMDPI AGActuators2076-08252025-04-0114418110.3390/act14040181A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate ArraysYixiao Wu0Zhong Wu1School of Instrumentation and Optoelectronic Engineering, Beihang University, Beijing 100191, ChinaSchool of Instrumentation and Optoelectronic Engineering, Beihang University, Beijing 100191, ChinaA digital pulse width modulator (DPWM) is a key component in digital power electronics. Techniques like space vector modulation, along with rising switching frequencies from wide-bandgap power transistors, create a need for a center-aligned high-resolution PWM (CA-HRPWM). However, existing FPGA-based HRPWM designs primarily focus on achieving fine timing resolution and are not fully optimized for multichannel CA-HRPWM implementations. This paper presents a generalized CA-HRPWM design based on the output serializer (OSERDES) module. The design includes comparison values and dead time calculation, a time base and triangular carrier generation, unary code encoding, and an OSERDES-based data-to-time converter (DTC). The hardware implementation results demonstrate that the design has a minimal overhead compared with a conventional PWM generator. The proposed design achieved an 800 ps resolution for both pulse width and dead time generation with excellent linearity. Additionally, the effectiveness of the design was shown in a PMSM current controller, where it reduced the current ripple by up to 64% compared with a conventional PWM generator.https://www.mdpi.com/2076-0825/14/4/181power electronicsFPGADPWMcenter-aligned high-resolution PWMPMSM current control
spellingShingle Yixiao Wu
Zhong Wu
A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate Arrays
Actuators
power electronics
FPGA
DPWM
center-aligned high-resolution PWM
PMSM current control
title A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate Arrays
title_full A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate Arrays
title_fullStr A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate Arrays
title_full_unstemmed A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate Arrays
title_short A Generalized Center-Aligned High-Resolution Pulse Width Modulator Implementation Using an Output Serializer in Field Programmable Gate Arrays
title_sort generalized center aligned high resolution pulse width modulator implementation using an output serializer in field programmable gate arrays
topic power electronics
FPGA
DPWM
center-aligned high-resolution PWM
PMSM current control
url https://www.mdpi.com/2076-0825/14/4/181
work_keys_str_mv AT yixiaowu ageneralizedcenteralignedhighresolutionpulsewidthmodulatorimplementationusinganoutputserializerinfieldprogrammablegatearrays
AT zhongwu ageneralizedcenteralignedhighresolutionpulsewidthmodulatorimplementationusinganoutputserializerinfieldprogrammablegatearrays
AT yixiaowu generalizedcenteralignedhighresolutionpulsewidthmodulatorimplementationusinganoutputserializerinfieldprogrammablegatearrays
AT zhongwu generalizedcenteralignedhighresolutionpulsewidthmodulatorimplementationusinganoutputserializerinfieldprogrammablegatearrays