VLSI architecture design of motion compensation for MPEG-4

In the light of complex control, high throughput and difficult implementation of motion compensation of MPEG-4 decoding, a motion compensation (MC) circuit solving the timing and I/O of decoding was presented for MPEG-4.The VLSI architecture and implementation in terms of VHDL were designed in the X...

Full description

Saved in:
Bibliographic Details
Main Authors: LIU Long, HAN Chong-zhao, WANG Zhan-hui
Format: Article
Language:zho
Published: Editorial Department of Journal on Communications 2005-01-01
Series:Tongxin xuebao
Subjects:
Online Access:http://www.joconline.com.cn/zh/article/74668654/
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:In the light of complex control, high throughput and difficult implementation of motion compensation of MPEG-4 decoding, a motion compensation (MC) circuit solving the timing and I/O of decoding was presented for MPEG-4.The VLSI architecture and implementation in terms of VHDL were designed in the Xilinx ISE6.1 i environment and some simulations were carried out in tools of electronic design automation (EDA). The experimental results show that the VLSI processor designed can perform correct logic functions and can achieve a real-time coding for MPEG-4 Core Profile and Level 2.
ISSN:1000-436X